1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
#[doc = "Register `MEMTYPE` reader"]
pub struct R(crate::R<MEMTYPE_SPEC>);
impl core::ops::Deref for R {
type Target = crate::R<MEMTYPE_SPEC>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
impl From<crate::R<MEMTYPE_SPEC>> for R {
#[inline(always)]
fn from(reader: crate::R<MEMTYPE_SPEC>) -> Self {
R(reader)
}
}
#[doc = "Field `SMEMP` reader - System Memory Present"]
pub struct SMEMP_R(crate::FieldReader<bool, bool>);
impl SMEMP_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
SMEMP_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for SMEMP_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
impl R {
#[doc = "Bit 0 - System Memory Present"]
#[inline(always)]
pub fn smemp(&self) -> SMEMP_R {
SMEMP_R::new((self.bits & 0x01) != 0)
}
}
#[doc = "CoreSight ROM Table Memory Type\n\nThis register you can [`read`](crate::generic::Reg::read). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [memtype](index.html) module"]
pub struct MEMTYPE_SPEC;
impl crate::RegisterSpec for MEMTYPE_SPEC {
type Ux = u32;
}
#[doc = "`read()` method returns [memtype::R](R) reader structure"]
impl crate::Readable for MEMTYPE_SPEC {
type Reader = R;
}
#[doc = "`reset()` method sets MEMTYPE to value 0"]
impl crate::Resettable for MEMTYPE_SPEC {
#[inline(always)]
fn reset_value() -> Self::Ux {
0
}
}